#### **English Language Test Description**

Contract Number: N00244-09-C-0054

#### For

#### **Unit Under Test**

UUT Nomenclature: Power Amplifier CCA UUT Part Number: 2618547-1 UUT Reference Designator: ICS A5

#### From

Assault Amphibious Vehicle AN/PSM-115

#### **ATE (Automated Test Equipment) SYSTEM**

AN/USM-657B(V)2 Third Echelon Test System (TETS) AN/USM-717(V)2 Virtual Instrument Portable Equipment Repair / Tester (VIPER/T)

## Developed by

ManTech Telecommunications and Information Systems Corp. 14119A Sullyfield Circle Chantilly, Virginia 20151

| Prepared By | Signature | Date Prepared | Date Submitted |
|-------------|-----------|---------------|----------------|
| Tom Biggs   |           | 05/25/2010    |                |

| Approved By | Signature | Date Received | Date Approved |
|-------------|-----------|---------------|---------------|
|             |           |               |               |
|             |           |               |               |
|             |           |               |               |
|             |           |               |               |

DISTRIBUTION STATEMENT C. Distribution authorized to U.S. Government agencies and their contractors only. (Reason: Operational Use). (Date 27 May 99). Other requests for this document shall be referred to Marine Corps System Command.

# **ELTD REVISION SUMMARY**

| Revision Number | Date       | Reason         | Approved By – Date<br>Approved |
|-----------------|------------|----------------|--------------------------------|
| -               | 05/25/2010 | ORIGINAL ISSUE | Tipprovou                      |
|                 | 03/23/2010 | ORIGINIE ISSEE |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |
|                 |            |                |                                |

| 1. Int       | roduction                              | 4   |
|--------------|----------------------------------------|-----|
| 1.1.         | Scope                                  | 4   |
| 1.2.         | Purpose                                | 4   |
| 1.3.         | Content Arrangement                    | 4   |
| 2. En        | glish Language Test Description (ELTD) | . 5 |
| SAFE 7       | TO TURN ON TESTS                       | 5   |
| Step         | I ITA Identification                   | 5   |
| Step 2       | 2 UUT Identification (P6-9 to P6-7)    | 6   |
| Step 3       | 3 UUT Identification (P6-9 to P6-4)    | 8   |
| Step 4       | 4 +15 VDC Power STTO                   | 10  |
| Step 5       | 5 +24 VDC Power STTO                   | 12  |
| Step 6       | 5 P6-5/10 -To- GND Test                | 14  |
|              | OWER UP 1                              |     |
| <b>UUT P</b> | OWER UP TESTS 1                        | 16  |
| Step 7       | 7 +15 VDC Power                        | 16  |
| Step 8       | 3 +24 VDC Power                        | 18  |
| <b>MODU</b>  | LE 1 POWER AMPLIFIER TESTS 2           | 20  |
| Step         | 101 C1 Short Test                      | 20  |
|              | 102 Amplifier Gain Test                |     |
| Step         | 103 1 KHz Distortion Test              | 24  |
|              | 104 450 Hz Distortion Test             |     |
| Step         | 105 1.5 KHz Distortion Test            | 28  |
| Step         | 106 2 KHz Distortion Test              | 30  |
| Step         | 107 2.5 KHz Distortion Test            | 32  |
|              | 108 2.95 KHz Distortion Test           |     |
| <b>MODU</b>  | LE 2 DIMMER CONTROL TESTS              | 36  |
| Step 2       | 201 +18 VDC Lamp Output Test           | 36  |
|              | 202 +5 VDC Lamp Output Test            |     |
| FUNCT        | TIONAL FLOW CHART (FFC)                | 10  |

#### 1. Introduction

The Unit Under Test (UUT) for this English Language Test Description (ELTD) is the Power Amplifier Circuit Card Assembly (CCA), Part Number 2618547-1. The CCA is reference designator A5 in the Intercommunication Set (ICS) Line Replaceable Unit (LRU) part number AN/MIQ-1(V)3. The LRU resides in the Assault Amphibious Vehicle (AAV) Weapon System.

#### 1.1. Scope

An ELTD is a detailed supplementary document consisting of textual test descriptions with graphical representation of signal interconnectivity and a functional flow chart.

## 1.2. Purpose

The purpose of this document is to provide English language test descriptions for the TP\_AAV\_ICS\_A5 test program, to a level of detail used for maintenance purposes. The TP\_AAV\_ICS\_A5 test program makes up part of the AN/PSM-115 Application Program Set (APS).

#### 1.3. Content Arrangement

The document is laid out in the sequence the Test Program Set (TPS) would be executed when a 95 "Run All Mods" is entered in the main menu. A paragraph at the beginning of each module will describe the test description for that module. Each step will contain a description for that particular test followed by a graphical representation of the connections made from the receiver, through the Interface Test Adapter (ITA) and cable W7 to the Power Amplifier CCA. A Functional Flow Chart resides at the end of the document.

### 2. English Language Test Description (ELTD)

**WEAPON SYSTEM:** Assault Amphibious Vehicle (AAV)

**UNIT UNDER TEST:** 2618547-1

TEST PROGRAM SET: TP\_AAV\_ICS\_A5

#### SAFE TO TURN ON TESTS

# Step 1 ITA Identification

Test step 1 verifies the correct ITA is installed by using the DMM to measure the resistance of ITA A1R3. The resistance should be from 149 ohms to 155 ohms.



# Step 2 UUT Identification (P6-9 to P6-7)

Test step 2 verifies the correct UUT is connected to the ITA by using the DMM to measure the resistance between P6-9 and P6-7. The resistance should be less than 10 ohms.



# Step 3 UUT Identification (P6-9 to P6-4)

Test step 3 verifies the correct UUT is connected to the ITA by using the DMM to measure the resistance between P6-9 and P6-4. The resistance should be less than 10 ohms.



# Step 4 +15 VDC Power STTO

Test step 4 verifies the +15 Vdc is safe to apply power by connecting PPU1 to the UUT but only applying +1.0 Vdc at 0.1 A. The DMM is used to measure the voltage from P1-7 to P1-3. The voltage should be between 750 mVdc and 1.1 Vdc. If an overload condition is present PPU1 will exceed its current limit and turn off before the measurement causing the test to fail.



# Step 5 +24 VDC Power STTO

Test step 5 verifies the +24 Vdc is safe to apply power by connecting PPU2 to the UUT but only applying +1.0 Vdc at 0.1 A. The DMM is used to measure the voltage from P6-1 to P6-13. The voltage should be between 750 mVdc and 1.1 Vdc. If an overload condition is present PPU1 will exceed its current limit and turn off before the measurement causing the test to fail.



# Step 6 P6-5/10 -To- GND Test

Test step 6 verifies there is no short to ground on the OUTPUT and CONTROL lines. With P6-5 and P6-10 connected together, the DMM is used to measure the resistance between P6-5/10 and GND. The resistance should be greater than 10 ohms.



## **UUT POWER UP**

+15 Vdc at 0.5 A with a tolerance of  $\pm 0.25$  Vdc and +24 Vdc at 2.0 A with a tolerance of 0.5 Vdc is required to power the UUT.

## **UUT POWER UP TESTS**

# Step 7 +15 VDC Power

Test step 7 verifies PPU1 can deliver +15 Vdc to the UUT by using the DMM to measure the voltage between P1-7 and P1-3. The voltage should be from 14.75 Vdc to 15.25 Vdc. PPU1 remains connected to the UUT for the remainder of testing.



## Step 8 +24 VDC Power

Test step 8 verifies PPU2 can deliver +24 Vdc to the UUT by using the DMM to measure the voltage between P6-1 and P6-13. The voltage should be from 23.5 Vdc to 24.5 Vdc. Due to the 10 ohm load always connected at P6-5, PPU2 is removed following the test and re-applied when needed by test module 2. This is done to reduce possible damage to the UUT due to excessive heat generated by the dimmer circuit with the 10 ohm load connected.



## **MODULE 1 POWER AMPLIFIER TESTS**

Module 1 verifies the functionality of the audio power amplifier section of the UUT. The circuit gain is verified and the output signal distortion level is verified to be within the specified tolerance across the frequency range.

# Step 101 C1 Short Test

Test step 101 verifies that coupling capacitor C1 is not short at the UUT AUDIO IN input by using the DMM to measure the voltage between P1-5 and P1-3. The voltage should be less than 0.5 Vdc.



## Step 102 Amplifier Gain Test

Test step 102 verifies that the audio amplifier circuit is working correctly by using the ARB to apply a 4.0 Vpp, 1.0 KHz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2. The amplitude should be greater than 45 Vpp. The actual reading will be one-half the UUT output level due to the effect of the ITA voltage divider made up of 1A1R12 and 1A1R13, which also serves as a 600 ohm load specified for the audio output. Resistors 1A1R12 and 1A1R13 are both 300 ohm 3 W.



### Step 103 1 KHz Distortion Test

Test step 103 verifies that the output of audio amplifier circuit is excessively distorted at its specified maximum output level of 40.5Vpp. Using the ARB to apply a 1.0 Vpp, 1.0 KHz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2, the gain of the circuit is calculated. The amplitude of the input signal is then adjusted to achieve an output level of 40.5 +/-0.5Vpp. Distortion is measured by using the Digitizing Oscilloscope in waveform sampling mode to capture one complete cycle (1 KHz), sample 5000 voltage points and perform distortion analysis. The percentage distortion is calculated as the difference between the Voltage-PP of the signal versus the True-RMS voltage of an undistorted waveform of the same amplitude. The distortion should be less than 5%.



### Step 104 450 Hz Distortion Test

Test step 104 verifies that the output of audio amplifier circuit is excessively distorted at its specified maximum output level of 40.5Vpp. Using the ARB to apply a 1.0 Vpp, 450 Hz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2, the gain of the circuit is calculated. The amplitude of the input signal is then adjusted to achieve an output level of 40.5 +/-0.5Vpp. Distortion is measured by using the Digitizing Oscilloscope in waveform sampling mode to capture one complete cycle (450 Hz), sample 5555 voltage points and perform distortion analysis. The percentage distortion is calculated as the difference between the Voltage-PP of the signal versus the True-RMS voltage of an undistorted waveform of the same amplitude. The distortion should be less than 5%.



### Step 105 1.5 KHz Distortion Test

Test step 105 verifies that the output of audio amplifier circuit is excessively distorted at its specified maximum output level of 40.5Vpp. Using the ARB to apply a 1.0 Vpp, 1.5 KHz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2, the gain of the circuit is calculated. The amplitude of the input signal is then adjusted to achieve an output level of 40.5 +/-0.5Vpp. Distortion is measured by using the Digitizing Oscilloscope in waveform sampling mode to capture one complete cycle (1.5 KHz), sample 6666 voltage points and perform distortion analysis. The percentage distortion is calculated as the difference between the Voltage-PP of the signal versus the True-RMS voltage of an undistorted waveform of the same amplitude. The distortion should be less than 5%.



### Step 106 2 KHz Distortion Test

Test step 106 verifies that the output of audio amplifier circuit is excessively distorted at its specified maximum output level of 40.5Vpp. Using the ARB to apply a 1.0 Vpp, 2.0 KHz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2, the gain of the circuit is calculated. The amplitude of the input signal is then adjusted to achieve an output level of 40.5 +/-0.5Vpp. Distortion is measured by using the Digitizing Oscilloscope in waveform sampling mode to capture one complete cycle (2 KHz), sample 5000 voltage points and perform distortion analysis. The percentage distortion is calculated as the difference between the Voltage-PP of the signal versus the True-RMS voltage of an undistorted waveform of the same amplitude. The distortion should be less than 5%.



## Step 107 2.5 KHz Distortion Test

Test step 107 verifies that the output of audio amplifier circuit is excessively distorted at its specified maximum output level of 40.5Vpp. Using the ARB to apply a 1.0 Vpp, 2.5 KHz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2, the gain of the circuit is calculated. The amplitude of the input signal is then adjusted to achieve an output level of 40.5 +/-0.5Vpp. Distortion is measured by using the Digitizing Oscilloscope in waveform sampling mode to capture one complete cycle (2.5 KHz), sample 4000 voltage points and perform distortion analysis. The percentage distortion is calculated as the difference between the Voltage-PP of the signal versus the True-RMS voltage of an undistorted waveform of the same amplitude. The distortion should be less than 5%.



### Step 108 2.95 KHz Distortion Test

Test step 108 verifies that the output of audio amplifier circuit is excessively distorted at its specified maximum output level of 40.5 Vpp. Using the ARB to apply a 1.0 Vpp, 2.95 KHz signal to P1-5 and using the DSO to measure the amplitude of the AC signal between P1-8 and P1-2, the gain of the circuit is calculated. The amplitude of the input signal is then adjusted to achieve an output level of 40.5 +/-0.5 Vpp. Distortion is measured by using the Digitizing Oscilloscope in waveform sampling mode to capture one complete cycle (2.95 KHz), sample 3389 voltage points and perform distortion analysis. The percentage distortion is calculated as the difference between the Voltage-PP of the signal versus the True-RMS voltage of an undistorted waveform of the same amplitude. The distortion should be less than 5%.



## **MODULE 2 DIMMER CONTROL TESTS**

Module 2 verifies the lamp dimmer regulator circuit is functional at the specified minimum and maximum lamp voltage levels of 5.0 and 18.0 volts.

## Step 201 +18 VDC Lamp Output Test

Test step 201 verifies that the maximum brightness setting of the dimmer regulator circuit is working correctly. The input voltage of +24 Vdc is applied to P6-1/GND using PPU2. With a 12.1 Kohm resistor (ITA A1R8) connected across P6-5 and P6-10 and a specified load of 50 ohms (50 W Resistor ITA A16R4) on the dimmer output of P6-5, the DMM is used to verify the voltage between P6-5 and P6-13 is 15.5 Vdc to 20.5 Vdc.



Rev -

# Step 202 +5 VDC Lamp Output Test

Test step 202 verifies that the minimum brightness setting of the dimmer regulator circuit is working correctly. The input voltage of +24 Vdc is applied to P6-1/GND using PPU2. With P6-5 connected to P6-10 (using tester switching) and a specified load of 50 ohms (50 W Resistor ITA A16R4) on the dimmer output of P6-5, the DMM is used to verify the voltage between P6-5 and P6-13 is 4.0 Vdc to 6.0 Vdc.



#### **FUNCTIONAL FLOW CHART (FFC)**

